

# 6.5.1.1 Loads and Stores

Table 6-1. Load and Store Instructions

| Source<br>Form                                                                                                  | Operation                                                                             | Address<br>Mode                              | Object Code                                                                   |                                      | Cyc-by-Cyc<br>Details                           | Effect on CCR |                |
|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------|---------------|----------------|
| 101                                                                                                             |                                                                                       | Ā∑                                           |                                                                               | ઇ                                    | Details                                         | V 1 1 H       | INZC           |
| LDA #opr8i<br>LDA opr8a<br>LDA opr16a<br>LDA oprx16,X<br>LDA oprx8,X<br>LDA ,X<br>LDA oprx16,SP<br>LDA oprx8,SP | Load Accumulator from Memory $A \leftarrow (M)$                                       | IMM DIR EXT IX2 IX1 IX SP2 SP1               | A6 ii B6 dd C6 hh ll D6 ee ff E6 ff F6 9E D6 ee ff 9E E6 ff                   | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp prpp             | 0 1 1 -       | - t t -        |
| LDHX #opr16i<br>LDHX opr8a<br>LDHX opr16a<br>LDHX ,X<br>LDHX oprx16,X<br>LDHX oprx8,X<br>LDHX oprx8,SP          | Load Index Register (H:X)<br>H:X ← (M:M + \$0001)                                     | IMM<br>DIR<br>EXT<br>IX<br>IX2<br>IX1<br>SP1 | 45 jj kk<br>55 dd<br>32 hh 11<br>9E AE<br>9E BE ee ff<br>9E CE ff<br>9E FE ff | 3<br>4<br>5<br>5<br>6<br>5           | ppp<br>rrpp<br>prrpp<br>prrpp<br>prrpp<br>prrpp | 0 1 1 -       | - t t <b>-</b> |
| LDX #opr8i<br>LDX opr8a<br>LDX opr16a<br>LDX oprx16,X<br>LDX oprx8,X<br>LDX ,X<br>LDX oprx16,SP<br>LDX oprx8,SP | Load X (Index Register Low) from Memory $X \leftarrow (M)$                            | IMM DIR EXT IX2 IX1 IX SP2 SP1               | AE ii BE dd CE hh ll DE ee ff EE ff FE 9E DE ee ff 9E EE ff                   | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rfp pprpp pprpp pprpp prpp          | 0 1 1 -       | - t t <b>-</b> |
| STA opr8a<br>STA opr16a<br>STA oprx16,X<br>STA oprx8,X<br>STA ,X<br>STA oprx16,SP<br>STA oprx8,SP               | Store Accumulator in Memory $\mathbf{M} \leftarrow (\mathbf{A})$                      | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | B7 dd<br>C7 hh ll<br>D7 ee ff<br>E7 ff<br>F7<br>9E D7 ee ff<br>9E E7 ff       | 3<br>4<br>4<br>3<br>2<br>5<br>4      | bmbb<br>bbmbb<br>mb<br>mbb<br>bmbb<br>bmbb      | 011-          | - ‡ ‡ -        |
| STHX opr8a<br>STHX opr16a<br>STHX oprx8,SP                                                                      | Store H:X (Index Reg.)<br>(M:M + \$0001) ← (H:X)                                      | DIR<br>EXT<br>SP1                            | 35 dd<br>96 hh 11<br>9E FF ff                                                 | 4<br>5<br>5                          | wwpp<br>pwwpp<br>pwwpp                          | 0 1 1 -       | - t t -        |
| STX opr8a<br>STX opr16a<br>STX oprx16,X<br>STX oprx8,X<br>STX ,X<br>STX oprx16,SP<br>STX oprx8,SP               | Store X (Low 8 Bits of Index Register) in Memory $\mathbf{M} \leftarrow (\mathbf{X})$ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | BF dd CF hh ll DF ee ff EF ff FF 9E DF ee ff 9E EF ff                         | 3<br>4<br>4<br>3<br>2<br>5<br>4      | bmbb<br>bbmbb<br>mbb<br>bmbb<br>bmbb            | 0 1 1 -       | - t t -        |

Load A and load X cause an 8-bit value to be read from memory into accumulator A or into the X register. Load H:X causes one 8-bit value to be read from memory into the H register and a second 8-bit value to be read from the next sequential memory location into the X register. Load A and load X each allow eight different addressing modes for maximum flexibility in accessing memory. LDHX allows seven different addressing modes to specify the memory locations of the values being read.

The following instructions demonstrate some of the uses for load instructions. This collection of instructions is not intended to be a meaningful program. Rather, they are unrelated load instructions to demonstrate the many possible addressing modes that allow access to memory in different ways.

HCS08 Family Reference Manual, Rev. 2



```
226
227
                             load A - various addressing modes
                            immediate (IMM)
                                                   addressing mode examples
228 C089 A6 55
229 C08B A6 64
                                                      #$55
#100
                                                                          ;IMM - $ means hexadecimal
;decimal 100 (hexadecimal $64)
                                            lda
                                            lda
230 C08D A6 3F
                                                      #%00111111
                                             lda
                                                                          ;% means binary
231 C08F A6 41
232 C091 A6 8D
                                            1da
                                                      #'A'
                                                                          ; single quotes around ASCII
                                                      #illegalOp
                                             lda
                                                                          ; label used as immediate value
233
234 C093 B6 55
                          ; direct (DIR)
                                               addressing mode examples
                                                                          ;load from address $0055
                                            lda
                                                      $55
235 C095 B6 9D
                                             lda
                                                      directByte
                                                                          ; label as a direct address
236
237
                          ; extended (EXT)
                                                  addressing mode
     C097 C6 FFFE
                                                                          ; high byte of reset vector
                                            lda
                                                      SFFFE
                            lda extByte ;label used as an address
lda * ;* means "here", loads opcode
lda fwdRef ;forces ext addressing mode
not all assemblers treat forward references the same way
238 C09A C6 0101
239 C09D C6 C09D
240 C0A0 C6 009D
241
            0000 009D fwdRef:
242
                                            equ
                                                      directByte
                                                                          ;forward referenced direct
                          ldhx #stringBytes ;point at string in flash ; indexed addressing mode (relative to H:X index register pair)
244 COA3 45 COO7 245
                                                      (moveBlk1-stringBytes),x ;IX2 mode
1,x ;IX1 - 8-bit offset
246 COA6 D6 4081
                                            lda
     COA9 E6 01
247
                                            1da
248 COAB F6
                                                                          ;IX - no offset
                                            lda
249
250
                          ; indexed addressing mode (relative to SP stack pointer)
251 COAC 45 0001
252 COAF 94
253 COBO 9ED6 012C
                                            ldhx
                                                                         ;temp move SP for 16-bit offset ex.
;SP2 - 16-bit offset
;SP1 - 8-bit offset
                                            txs
                                                      300,sp
                                             lda
     C0B4 9EE6 01
```

Since one operand input to the arithmetic logic unit (ALU) is connected to the A accumulator, you typically need to use an LDA instruction to read one value into A before performing mathematical or logical operations involving a second operand.

```
; add A + B (assumes sum is < or = 255)
lda oprA ; oprA -> accumulator
add oprB ; oprA + oprB -> accumulator
```

In some cases, you can plan your program so that the results that were stored in accumulator A as the result of one operation can be used as an operand in a subsequent operation. This can save the need to store one result and reload the accumulator with the next operand.

```
; add A + B + C (assumes sum is < or = 255)
lda oprA ;oprA -> accumulator
add oprB ;oprA + oprB -> accumulator
add oprC ;accum. + oprC -> accum.
```

The next example shows an intermediate value being saved on the stack. This is sometimes faster than storing temporary results in memory. The amount of savings depends on what addressing mode would be needed to store the temporary value in memory and whether the X register was needed for something else at the time.

```
; compute (A + B) - (C + D) (assumes no carry or borrow)

lda oprC ;oprC -> accumulator
add oprD ;intermediate result to SP+1
lda oprA ;oprA -> accumulator
add oprB ;oprA + oprB -> accumulator
sub 1,sp ;(A+B)-(C+D) to accumulator
ais #1 ;deallocate local space
```

#### HCS08 Family Reference Manual, Rev. 2



Table 6-2. BSET, BCLR, Move, and Transfer Instructions

| Source<br>Form                                                       | Operation                                                                                                           | Address<br>Mode                                                         | Object Code                                                          |                  | Cyc-by-Cyc<br>Details                                                         | Eff<br>on ( | ect<br>CCR |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------|-------------|------------|
| 1 01111                                                              |                                                                                                                     | ₽Ā∑                                                                     |                                                                      | Cycles           | Details                                                                       | V 1 1 H     | INZC       |
| BSET n,opr8a                                                         | Set Bit <i>n</i> in Memory (Mn ← 1)                                                                                 | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10 dd<br>12 dd<br>14 dd<br>16 dd<br>18 dd<br>1A dd<br>1C dd<br>1E dd | 5 5 5 5 5 5 5 5  | rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp          | - 1 1 -     |            |
| BCLR n,opr8a                                                         | Clear Bit n in Memory<br>(Mn ← 0)                                                                                   | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11 dd<br>13 dd<br>15 dd<br>17 dd<br>19 dd<br>1B dd<br>1D dd<br>1F dd | 5 5 5 5 5 5 5    | rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp | - 1 1 -     |            |
| MOV opr8a,opr8a<br>MOV opr8a,X+<br>MOV #opr8i,opr8a<br>MOV ,X+,opr8a | Move<br>(M) <sub>destination</sub> ← (M) <sub>source</sub><br>In IX+/DIR and DIR/IX+ Modes,<br>H:X ← (H:X) + \$0001 | DIR/DIR<br>DIR/IX+<br>IMM/DIR<br>IX+/DIR                                | 4E dd dd<br>5E dd<br>6E ii dd<br>7E dd                               | 5<br>5<br>4<br>5 | rpwpp<br>rfwpp<br>pwpp<br>rfwpp                                               | 0 1 1 -     | - t t -    |
| TAX                                                                  | Transfer Accumulator to X (Index Register Low) X ← (A)                                                              | INH                                                                     | 97                                                                   | 1                | р                                                                             | - 1 1 -     |            |
| TXA                                                                  | Transfer X (Index Reg. Low) to Accumulator $A \leftarrow (X)$                                                       | INH                                                                     | 9F                                                                   | 1                | р                                                                             | - 1 1 -     |            |
| TAP                                                                  | Transfer Accumulator to CCR<br>CCR ← (A)                                                                            | INH                                                                     | 8 4                                                                  | 1                | Р                                                                             | ‡ 1 1 ‡     | ::::       |
| TPA                                                                  | Transfer CCR to Accumulator A ← (CCR)                                                                               | INH                                                                     | 85                                                                   | 1                | р                                                                             | - 1 1 -     |            |
| NSA                                                                  | Nibble Swap Accumulator<br>A ← (A[3:0]:A[7:4])                                                                      | INH                                                                     | 62                                                                   | 1                | р                                                                             | - 1 1 -     |            |

# 6.5.1.2 Bit Set and Bit Clear

Bit set (BSET) and bit clear (BCLR) instructions can be thought of as bit-sized store instructions, but these instructions actually read a full 8-bit location, modify the specified bit, and then re-write the whole 8-bit location. In certain cases, such as when the target location is something other than a RAM variable, this subtle behavior can lead to unexpected results. If a BSET or BCLR instruction attempts to change a bit in a nonvolatile memory location, naturally, the bit will not change because nonvolatile memories require a more complex sequence of operations to make changes.

Some status bits are cleared by a sequence involving a read of the status bit followed by a write to another register in the peripheral module. Some users are surprised to find that a BSET or BCLR instruction has satisfied the requirement to read the status register. To avoid such problems, just remember that the BSET and BCLR instructions are read-modify-write instructions that access a full 8-bit location in parallel.

HCS08 Family Reference Manual, Rev. 2



Some control or I/O registers do not access the same physical logic states for reads and writes. In general, do not use read-modify-write instructions on these locations because they may produce unexpected results.

```
; BSET example - turns on TE without changing RE
277 COD3 16 1B bset TE,SCI1C2 ;enable SCI transmitter
278 ; functionally equivalent to...
279 COD5 B6 1B lda SCI1C2 ;read current SCCR2 value
280 COD7 AA 08 ora #mTE ;OR in TE bit (mask)
281 COD9 B7 1B sta SCI1C2 ;upate value in SCCR2
```

# 6.5.1.3 Memory-to-Memory Moves

Move instructions can be helpful in an accumulator architecture like the HCS08 where the number of registers is limited. MOV performs a read of an 8-bit value from one memory location and stores the value in a different location. Like the load and store instructions, MOV causes the N and Z bits in the CCR to be updated according to the value of the data being moved.

Although load and store instructions could be used to do the same thing as a MOV instruction, MOV does not require the accumulator to be saved so that A can be used as the transport means for the move operation. In many cases, the MOV approach is faster and smaller (object code size) than the load-store combination. MOV allows four different address mode combinations to specify the source and destination locations for the move.

The following example shows how move instructions can be used to initialize several register values.

The next example shows a string move operation using load and store instructions rather than move instructions.

```
; block move
                                              example to move a string to a RAM block
289 C0E4 45 0088
290 C0E7 D6 BF7F
291 C0EA 27 04
                                              ldhx
                                                        #moveBlk1
                                                        #moveBlk1 ;point at destination block
(stringBytes-moveBlk1),x ;get source byte
                           movLoop1:
                                              lda
                                              beq
                                                                            ;null terminator ends loop
                                                        dunLoop1
292 COEC F7
293 COED 5C
                                                                            ; save to destination block ; next location (assumes DIR)
                                              sta
                                              incx
294 COEE 20 F7
                                                        movLoop1
                                                                            ;continue loop
                                              bra
295
                           dunLoop1:
```

# 6.5.1.4 Register Transfers and Nibble Swap

TAX and TXA offer an efficient way to transfer a value from A to X or from X to A. Depending on whether the X register is already being used, this can be an efficient way to temporarily save the accumulator value so A can be used for some other operation.

TAP and TPA provide a means for moving the value from A into the CCR (processor status byte) or from the CCR into A. This is used more in development tools like debug monitors than in normal user programs.

The nibble swap A (NSA) instruction exchanges the upper and lower nibbles of the accumulator (A). An 8-bit value is called a byte and a nibble is the upper- or lower-order four bits of a byte. Each nibble

HCS08 Family Reference Manual, Rev. 2



corresponds to exactly one hexadecimal digit. This instruction is useful for conversions between binary or hexadecimal and ASCII, and for operations on binary-coded-decimal (BCD) numbers.

```
* chexl - convert upper nibble of A to ASCII
^{\star} chexr - convert lower nibble of A to ASCII
  on entry A contains any binary (hexadecimal) number
 returns with resulting ASCII character in A
chexl:
        nsa
                                ;swap nibble into low half
                   #$0F
                                ;strip off upper nibble
chexr:
            and
                 #$30
#$39
                                ;now $30 - $3F
            add
                                ;check for < or = '9'
            cmp
                  dunChex
                               ;if so, just return
            bls
            add
                   #7
                                ;adjust to $41-$46
dunChex:
                                 ;return with ASCII in A
            rts
```

# 6.5.2 Math Instructions

Math instructions include the traditional add, subtract, multiply, and divide operations, a collection of utility instructions including increment, decrement, clear, negate (two's complement), compare, and test, and a decimal adjust instruction for computations involving BCD numbers. The compare instructions are actually subtract operations where the CCR bits are affected but the result is not written back to a CPU register. The test instructions affect the N and Z condition code bits, but do not affect the tested value.

# 6.5.2.1 Add, Subtract, Multiply, and Divide

Table 6-3. Add, Subtract, Multiply, and Divide Instructions

| Source<br>Form                                                                                                  | Operation                                                                | Address<br>Mode                | Object Code                                                                      | Cycles                               | Cyc-by-Cyc<br>Details                     | Effect<br>on CCR |         |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------|------------------|---------|
| 101111                                                                                                          |                                                                          | Ā∑                             |                                                                                  | ં                                    | Details                                   | V 1 1 H          | INZC    |
| ADC #opr8i<br>ADC opr8a<br>ADC opr16a<br>ADC oprx16,X<br>ADC oprx8,X<br>ADC ,X<br>ADC oprx16,SP<br>ADC oprx8,SP | Add with Carry<br>A ← (A) + (M) + (C)                                    | IMM DIR EXT IX2 IX1 IX SP2 SP1 | A9 ii<br>B9 dd<br>C9 hh ll<br>D9 ee ff<br>E9 ff<br>F9<br>9E D9 ee ff<br>9E E9 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp pprpp prrpp     | ‡ 1 1 ‡          | - t t t |
| ADD #opr8i<br>ADD opr8a<br>ADD opr16a<br>ADD oprx16,X<br>ADD oprx8,X<br>ADD oprx16,SP<br>ADD oprx8,SP           | Add without Carry<br>A ← (A) + (M)                                       | IMM DIR EXT IX2 IX1 IX SP2 SP1 | AB ii BB dd CB hh ll DB ee ff EB ff FB 9E DB ee ff 9E EB ff                      | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp pprpp prpp | ‡ 1 1 ‡          | - t t t |
| AIS #opr8i                                                                                                      | Add Immediate Value (Signed) to Stack Pointer $SP \leftarrow (SP) + (M)$ | IMM                            | A7 ii                                                                            | 2                                    | pp                                        | - 1 1 -          |         |

HCS08 Family Reference Manual, Rev. 2



Table 6-3. Add, Subtract, Multiply, and Divide Instructions (Continued)

| Source<br>Form                                                                                                  | Operation                                                              | South of the state |                                                             | Cycles                               | Cyc-by-Cyc<br>Details               | Effect<br>on CCR |            |         |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------|-------------------------------------|------------------|------------|---------|
| 101111                                                                                                          |                                                                        | Ā∑                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                             | Q                                    | Details                             | <b>V</b> 1       | 1 <b>H</b> | INZC    |
| AIX #opr8i                                                                                                      | Add Immediate Value (Signed) to Index Register (H:X) H:X ← (H:X) + (M) | IMM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AF ii                                                       | 2                                    | pp                                  | - 1              | 1 –        |         |
| SUB #opr8i<br>SUB opr8a<br>SUB opr16a<br>SUB oprx16,X<br>SUB oprx8,X<br>SUB X<br>SUB oprx8,SP                   | Subtract $A \leftarrow (A) - (M)$                                      | IMM DIR EXT IX2 IX1 IX SP2 SP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A0 ii B0 dd C0 hh ll D0 ee ff E0 ff F0 9E D0 ee ff 9E E0 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rfp prpp prpp prpp prpp | ‡ 1              | 1 –        | - 1 1 1 |
| SBC #opr8i<br>SBC opr8a<br>SBC opr16a<br>SBC oprx16,X<br>SBC oprx8,X<br>SBC ,X<br>SBC oprx16,SP<br>SBC oprx8,SP | Subtract with Carry A ← (A) − (M) − (C)                                | IMM DIR EXT IX2 IX1 IX SP2 SP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A2 ii B2 dd C2 hh ll D2 ee ff E2 ff F2 9E D2 ee ff 9E E2 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp prpp | ‡ 1              | 1 –        | - 1 1 1 |
| MUL                                                                                                             | Unsigned multiply $X:A \leftarrow (X) \times (A)$                      | INH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 42                                                          | 5                                    | ffffp                               | - 1              | 1 0        | 0       |
| DIV                                                                                                             | Divide $A \leftarrow (H:A) \div (X)$ ; $H \leftarrow Remainder$        | INH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 52                                                          | 6                                    | fffffp                              | - 1              | 1 –        | t t     |

The ADD instructions add the value in A to a memory operand and store the result in A. ADC adds the value in A, plus the carry bit from a previous operation, to a memory operand and stores the result in A. This operation allows performance of multibyte additions as demonstrated by the following example.

```
; add 8-bit operand to 24-bit sum $\operatorname{lda}$ oprA
                                               ;8-bit operand to A
                            sum24+2
                  add
                                               ;LS byte of 24-bit sum
                  sta
                            sum24+2
                                                ;update LS byte
                  lda
                            sum24+1
                                                ; middle byte of 24-bit sum
                                               ;propigate any carry;update middle byte;get MS byte of 24-bit sum;propigate carry into MS byte
                  adc
                            #0
                            sum24+1
                  sta
                  lda
                            sum24
                            #0
                  adc
                            sum24
                                                ;update MS byte
                  sta
```

The AIX instruction adds a signed 8-bit value to the 16-bit H:X index register pair and stores the result back into H:X. Unlike other arithmetic instructions, AIX does not affect the CCR bits.

```
ldhx #tblOfStruct ;H:X pointing at first struct; aix to update pointer into table of 5-byte structures
aix #5 ;point to next 5-byte struct
```

# HCS08 Family Reference Manual, Rev. 2



The SUB instructions subtract a memory operand from the value in A and store the result in A. The carry status bit acts as a borrow indicator for this subtraction. SBC subtracts a memory operand and the carry bit from a previous operation from the value in A and stores the result back in A. This operation allows performance of multibyte subtractions as demonstrated by the following example.

```
; 16-bit subtract... result16 = oprE - oprF
                                      ;low half of oprE
                      oprE+1
               sub
                      oprF+1
                                      ; oprE(lo) - oprF(lo)
               sta
                      result16+1
                                      ; low half of result
                                      ;high half of oprE
;oprE(hi) - oprF(hi) - borrow
              lda
                      oprE
              sbc
                      oprF
                                      ;high half of result
                      result16
              sta
```

MUL multiplies the unsigned 8-bit value in X by the unsigned 8-bit value in A and stores the 16-bit result in X:A where the upper eight bits of the result are stored in X and the lower eight bits of the result are in A. There is no possibility of a carry (or overflow) since the result will always fit into X:A, so C is cleared after this operation.

DIV divides the 16-bit unsigned value in H:A by the 8-bit unsigned value in X and stores the 8-bit result in A and the 8-bit remainder in H. The divisor in X is left unchanged so it could be used in later calculations. Z indicates whether the result was zero, and C indicates whether there was an attempt to divide by zero or if there was an overflow. An overflow will occur if the result was greater than 255.

This first divide example shows a simple 8-bit by 8-bit integer divide to get an 8-bit result.

The second divide example demonstrates how to use DIV to perform an 8-bit by 8-bit divide and another DIV to resolve the remainder into a fractional result (eight more places to the right of the radix point).

```
; 8/8 integer divide, resolve remainder to 8 fractional bits...
; r8.f8 = A/X, remainder resolved into 8-bit binary fraction
; 16-bit result -> (8-bit integer result).(8-bit fraction)
                                  ;clear MS byte of dividend
             clrh
                    divid8
             lda
                                  ;load 8-bit dividend
             ldx
                    divisor
                                  ;load divisor
                                  ;H:A/X -> A, remainder -> H
             div
                    quotient16
                                  ;upper integer part of result
             sta
                                  :H:A = remainder:0
             clra
                                  ;H:A/X -> A
             div
             sta
                    quotient16+1 ;lower fractional part
```

HCS08 Family Reference Manual, Rev. 2



#### Instruction Set Description by Instruction Types

In the third divide example, we divide an 8-bit dividend by a larger 8-bit divisor to get a 16-bit fractional result where the radix point is just left of the MSB of the result. In a binary fraction, the MSB has a weight of one-half, the next bit to the right has a weight of one-fourth, and so on.

```
; 8/8 fractional divide, 16-bit fractional result
; .r16 = H/X, result is a 16-bit binary fraction
 radix assumed to be in same position for H and X
; 16-bit result -> .(16-bit fraction)
; divid8 and divisor defined so H \& X both loaded with one ldhx
                                    ; clear LS byte of dividend
             clra
                     divid8
             ldhx
                                    ;H:X = dividend:divisor
             div
                                    ;H:A/X \rightarrow A, remainder \rightarrow H
                                    ;upper byte of result
             sta
                     quotient16
             clra
                                    ;H:A = remainder:0
             div
                                    ;H:A/X -> A
                     quotient16+1 ;next 8 bits of result
             sta
```

The fourth divide example uses a technique like long division to do an unbounded 16-bit by 8-bit integer divide.

```
; unbounded 16/8 integer divide (equivalent to long division)
; r16.f8 = H:A/X, result is 16-bit int.8-bit binary fraction
                                   ;clear MS byte of dividend
             clrh
             lda
                     divid16
                                    ;upper byte of dividend
             ldx
                     divisor
                                    ;load divisor
             div
                                    ;H:A/X \rightarrow A, remainder \rightarrow H
             sta
                     quotient24
                                    ;upper byte of result
             lda
                     divid16+1
                                    ;H:A = remainder:dividend(lo)
                                    ;H:A/X -> A, remainder -> H
             div
                     quotient24+1
                                    ;next byte of result
             sta
             clra
                                    ;H:A = remainder:0
             div
                                    ;H:A/X -> A
                     quotient24+2
             sta
                                   ;fractional bits of result
```

The fifth divide example demonstrates a 16-bit by 8-bit divide with overflow checking.

```
; bounded 16/8 integer divide (with overflow checking)
; r8 = H:A/X, result is 8-bit integer
              ldhx
                     divid16
                                     ;H:X = 16-bit dividend
                                    ;H:A = 16-bit dividend
              txa
                     divisor
                                     X = 8-bit divisor
              ldx
              div
                                     ;H:A/X \rightarrow A, remainder \rightarrow H
              bcs
                     divOvrflow
                                     ;Overflow?
                     quotient8
                                     ;upper byte of result
divOvrflow:
                                     ; here on overflow
```

HCS08 Family Reference Manual, Rev. 2



**Table 6-4. Other Arithmetic Instructions** 

| Source<br>Form                                                                                                 | Operation                                                                                                                                                                            | Address<br>Mode                                     | Object Code                                                                      | Cycles                          | Cyc-by-Cyc<br>Details                     | Effect<br>on CCR |                |  |
|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|-------------------------------------------|------------------|----------------|--|
| Folili                                                                                                         | ·                                                                                                                                                                                    | ĞĞ                                                  | -                                                                                | S                               | Details                                   | V 1 1 H          | INZC           |  |
| INC opr8a<br>INCA<br>INCX<br>INC oprx8,X<br>INC ,X<br>INC oprx8,SP                                             | Increment $M \leftarrow (M) + \$01$<br>$A \leftarrow (A) + \$01$<br>$X \leftarrow (X) + \$01$<br>$M \leftarrow (M) + \$01$<br>$M \leftarrow (M) + \$01$<br>$M \leftarrow (M) + \$01$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C dd<br>4C<br>5C<br>6C ff<br>7C<br>9E 6C ff                                     | 5<br>1<br>1<br>5<br>4<br>6      | rfwpp p rfwpp rfwpp prfwpp                | ‡ 1 1 <b>–</b>   | - ‡ ‡ <b>-</b> |  |
| DEC opr8a DECX DEC oprx8,X DEC oprx8,X DEC oprx8,SP                                                            | Decrement $M \leftarrow (M) - \$01$<br>$A \leftarrow (A) - \$01$<br>$X \leftarrow (X) - \$01$<br>$M \leftarrow (M) - \$01$<br>$M \leftarrow (M) - \$01$<br>$M \leftarrow (M) - \$01$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3A dd<br>4A<br>5A<br>6A ff<br>7A<br>9E 6A ff                                     | 5<br>1<br>1<br>5<br>4<br>6      | rfwpp p rfwpp rfwpp rfwp prfwpp           | ‡ 1 1 –          | - ‡ ‡ -        |  |
| CLR opr8a<br>CLRA<br>CLRX<br>CLRH<br>CLR oprx8,X<br>CLR ,X<br>CLR oprx8,SP                                     | Clear M ← \$00<br>A ← \$00<br>X ← \$00<br>H ← \$00<br>M ← \$00<br>M ← \$00                                                                                                           | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1        | 3F dd<br>4F<br>5F<br>8C<br>6F ff<br>7F<br>9E 6F ff                               | 5<br>1<br>1<br>5<br>4<br>6      | rfwpp p p rfwpp rfwp prfwpp               | 0 1 1 -          | - 0 1 -        |  |
| NEG opr8a<br>NEGA<br>NEGX<br>NEG oprx8,X<br>NEG ,X<br>NEG oprx8,SP                                             | $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 30 dd<br>40<br>50<br>60 ff<br>70<br>9E 60 ff                                     | 5<br>1<br>1<br>5<br>4<br>6      | rfwpp p rfwpp rfwp prfwpp                 | ‡ 1 1 –          | - 1 1 1        |  |
| CMP #opr8i<br>CMP opr8a<br>CMP opr16a<br>CMP oprx16,X<br>CMP oprx8,X<br>CMP oprx16,SP<br>CMP oprx8,SP          | Compare Accumulator with Memory A - M (CCR Updated But Operands Not Changed)                                                                                                         | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A1 ii<br>B1 dd<br>C1 hh ll<br>D1 ee ff<br>E1 ff<br>F1<br>9E D1 ee ff<br>9E E1 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp rpp rfp prpp prpp pprpp pprpp | ‡ 1 1 –          | - ‡ ‡ ‡        |  |
| CPHX opr16a<br>CPHX #opr16i<br>CPHX opr8a<br>CPHX oprx8,SP                                                     | Compare Index Register (H:X) with Memory (H:X) – (M:M + \$0001) (CCR Updated But Operands Not Changed)                                                                               | EXT<br>IMM<br>DIR<br>SP1                            | 3E hh 11<br>65 jj kk<br>75 dd<br>9E F3 ff                                        | 6<br>3<br>5<br>6                | prrfpp<br>ppp<br>rrfpp<br>prrfpp          | t 1 1 -          | -              |  |
| CPX #opr8i<br>CPX opr8a<br>CPX opr16a<br>CPX opr16,X<br>CPX oprx8,X<br>CPX ,X<br>CPX oprx16,SP<br>CPX oprx8,SP | Compare X (Index Register Low) with Memory X – M (CCR Updated But Operands Not Changed)                                                                                              | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A3 ii<br>B3 dd<br>C3 hh ll<br>D3 ee ff<br>E3 ff<br>F3<br>9E D3 ee ff<br>9E E3 ff | 2<br>3<br>4<br>4<br>3<br>5<br>4 | pp rpp prpp prpp prpp prpp prpp           | ‡ 1 1 −          | - t t t        |  |
| TST opr8a<br>TSTA<br>TSTX<br>TST oprx8,X<br>TST ,X<br>TST oprx8,SP                                             | Test for Negative or Zero (M) – \$00<br>(A) – \$00<br>(X) – \$00<br>(M) – \$00<br>(M) – \$00<br>(M) – \$00                                                                           | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3D dd<br>4D<br>5D<br>6D ff<br>7D<br>9E 6D ff                                     | 4<br>1<br>1<br>4<br>3<br>5      | rfpp p rfpp rfp prfpp                     | 0 1 1 -          | - t t -        |  |
| DAA                                                                                                            | Decimal Adjust Accumulator After ADD or ADC of BCD Values                                                                                                                            | INH                                                 | 72                                                                               | 1                               | p                                         | U 1 1 –          | - 1 1 1        |  |

HCS08 Family Reference Manual, Rev. 2



# 6.5.2.2 Increment, Decrement, Clear, and Negate

Increment and decrement instructions let you adjust the value in A, X, or a memory location by one. Clear instructions let you force an 8-bit value in A, X, H, or a memory location to zero.

Negate instructions perform a two's complement operation that is equivalent to multiplying a signed 8-bit value by negative one. Functionally, this instruction inverts all the bits in A, X, or the memory location and then adds one. The value \$80 represents the signed number –128. The negative of this value would be +128, but the largest positive number that can be represented with a two's complement, 8-bit number is +127. If A was \$80 and you execute a NEGA instruction, the CPU first inverts all the bits to get \$7F and then adds one to get \$80. Since this causes the sign to change from positive to negative, the V bit in the CCR is set to indicate the error.

#### 6.5.2.3 Compare and Test

CMP instructions affect CCR bits exactly like the corresponding SUB instruction, but the result is not stored back into the accumulator so A and the memory operand are left unchanged. Compare instructions compare the contents of A, X, or the H:X register pair to a memory operand. In the case of CPHX, M is the address of the referenced memory location, H corresponds to memory location M, and X corresponds to memory location M+1. CPHX performs a 16-bit subtraction (without storing the result back to H:X).

The test instructions are equivalent to subtracting zero from A, X, or a memory operand. This operation clears V and sets or clears N and Z according to what was in the tested value. The tested value is not changed.

# 6.5.2.4 BCD Arithmetic

In a binary coded decimal (BCD) number, one hexadecimal digit (4 binary bits) represents a single decimal number from 0 to 9. When two 8-bit BDC numbers are added, the CPU actually does a normal binary addition. Depending on the BCD values involved, this could result in a value that is no longer a valid 2-digit BCD number. Based on the H and C condition code bits that resulted from an ADD or ADC instruction involving two legal BCD numbers, the decimal adjust A (DAA) instruction "corrects" the result to the proper BCD result and sets or clears the C bit as needed to reflect the result of the BCD addition. In the past, this was done with a relatively complex set of instructions that tested the values of each BCD digit of the result and the H and C bits. The DAA instruction greatly simplifies this operation.

The following examples demonstrate two of the possible cases that can result from adding 8-bit BDC numbers and the actions taken by a DAA instruction to correct the results to the appropriate BCD result and carry flag. The first example shows a BCD addition that does not require adjustment. The second example shows a case where the result was not a legal BCD value and the carry did not reflect the correct BCD result. In this second example, the DAA instruction adds a correction factor and adjusts the carry flag to reflect the correct BCD result.

```
#$11
                                   ;BCD 11
            1da
                                   ;11 + 22 = 33
            add
                    #$2.2
                                   ; no adjustment in this case
            daa
                                     ;BCD 59
            LDA
                                     ;59 + 57 = $B0
            ADD
                      #$57
          A=$B0
                   wanted
                           59
                              + 57
                                   = 116 or A=$16 with carry set
     H=1,
            DAA
                                     ;adds $66 and sets carry
$B0 + $66 = $16  with carry bit set
```

#### HCS08 Family Reference Manual, Rev. 2



# 6.5.3 Logical Operation Instructions

These instructions perform eight bitwise Boolean operations in parallel. For the complement instruction, each bit of the register or memory operand is inverted. The other logical instructions involve two operands, one in the accumulator (A) and the other in memory. Immediate, direct, extended, or indexed (relative to H:X or SP) addressing modes may be used to access the memory operand. Each bit of the accumulator is ANDed, ORed, or exclusive-ORed with the corresponding bit of the memory operand. The result of the logical operation is stored into the accumulator, overwriting the original operand.

Table 6-5. Logical Operation Instructions

| Source<br>Form                                                                                                  | Operation                                                          | Address<br>Mode                                     | Object Code                                                                      | Cycles                               | Cyc-by-Cyc<br>Details                      | Effect<br>on CCR |         |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------|------------------|---------|
|                                                                                                                 |                                                                    | ĀĀ                                                  |                                                                                  | Q                                    | Dotailo                                    | V 1 1 H          | INZC    |
| AND #opr8i<br>AND opr8a<br>AND opr16a<br>AND oprx16,X<br>AND oprx8,X<br>AND X<br>AND oprx16,SP<br>AND oprx8,SP  | Logical AND<br>A ← (A) & (M)                                       | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A4 ii<br>B4 dd<br>C4 hh ll<br>D4 ee ff<br>E4 ff<br>F4<br>9E D4 ee ff<br>9E E4 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rfp pprpp prpp prpp prpp       | 011-             | - t t - |
| ORA #opr8i<br>ORA opr8a<br>ORA opr16a<br>ORA oprx16,X<br>ORA oprx8,X<br>ORA,X<br>ORA oprx16,SP<br>ORA oprx8,SP  | Inclusive OR Accumulator and Memory $A \leftarrow (A) \mid (M)$    | IMM DIR EXT IX2 IX1 IX SP2 SP1                      | AA ii BA dd CA hh ll DA ee ff EA ff FA 9E DA ee ff 9E EA ff                      | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rfp pprpp prpp pprpp prpp      | 0 1 1 –          | - t t - |
| EOR #opr8i<br>EOR opr8a<br>EOR opr16a<br>EOR oprx16,X<br>EOR oprx8,X<br>EOR, X<br>EOR oprx16,SP<br>EOR oprx8,SP | Exclusive OR Memory with Accumulator A $\leftarrow$ (A $\oplus$ M) | IMM DIR EXT IX2 IX1 IX SP2 SP1                      | A8 ii B8 dd C8 hh ll D8 ee ff E8 ff F8 9E D8 ee ff 9E E8 ff                      | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp prpp rfp pprpp prpp prpp       | 0 1 1 -          | - t t - |
| COM opr8a<br>COMA<br>COMX<br>COM oprx8,X<br>COM ,X<br>COM oprx8,SP                                              |                                                                    | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 33 dd<br>43<br>53<br>63 ff<br>73<br>9E 63 ff                                     | 5<br>1<br>1<br>5<br>4<br>6           | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp | 0 1 1 -          | - ‡ ‡ 1 |
| BIT #opr8i BIT opr8a BIT opr16a BIT oprx16,X BIT oprx6,X BIT oprx16,SP BIT oprx16,SP                            | Bit Test<br>(A) & (M)<br>(CCR Updated but Operands Not Changed)    | IMM DIR EXT IX2 IX1 IX SP2 SP1                      | A5 ii<br>B5 dd<br>C5 hh ll<br>D5 ee ff<br>E5 ff<br>F5<br>9E D5 ee ff<br>9E E5 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rfp pprpp prpp prpp prpp       | 011-             | - t t - |

HCS08 Family Reference Manual, Rev. 2



# 6.5.3.1 AND, OR, Exclusive-OR, and Complement

These instructions provide the basic AND, OR, exclusive-OR, and invert functions needed to perform Boolean logical functions.

|   | lda       | #\$0C | ;bit pattern 00001100 |
|---|-----------|-------|-----------------------|
|   | and       | #\$0A | ;bit pattern 00001010 |
| ; | result is | \$08  | 00001000              |
|   | lda       | #\$35 | ;bit pattern 00110101 |
|   | and       | #\$0F | ;bit pattern 00001111 |
| ; | result is | \$05  | 00000101              |

You may notice some similarity between the AND operation and the BCLR instruction. However, BCLR can be used only on memory locations \$0000–\$00FF and can clear only one bit at a time while AND can clear any combination of bits and may be used with several different addressing modes to identify the memory operand to be ANDed with A.

|   | lda       | #\$0C | ;bit pattern 00001100 |
|---|-----------|-------|-----------------------|
|   | ora       | #\$0A | ;bit pattern 00001010 |
| ; | result is | \$0E. | 00001110              |

You may notice some similarity between the ORA operation and the BSET instruction; however, BSET can be used only on memory locations \$0000–\$00FF and can set only one bit at a time while ORA can set any combination of bits and may be used with several different addressing modes to identify the memory operand to be ORed with A.

Exclusive-OR can be used to toggle bits in an operand. One operand is considered a mask where each bit that is set in the mask corresponds to a bit value in the other operand that will be toggled (inverted). The next example reads an I/O port, exclusive-ORs it with an immediate mask value of \$03 to toggle the two least significant bits, and then writes the updated result to the I/O port.

| 402 C162 A6 00 | lda         | #\$0C | ;bit pattern 00001100 |
|----------------|-------------|-------|-----------------------|
| 403 C164 A8 0A | A eor       | #\$0A | ;bit pattern 00001010 |
| 404            | ; result is | \$06  | 00000110              |
| 405            |             |       |                       |
| 406 C166 B6 00 | lda         | PTAD  | ;read I/O port A      |
| 407 C168 A8 03 | eor eor     | #\$03 | ;inverts 2 LSBs       |
| 408 C16A B7 00 | ) sta       | PTAD  | ;update I/O port A    |
|                |             |       |                       |

Complement instructions simply invert each bit of the operand. Don't confuse this with the negate instruction which performs the arithmetic operation equivalent to multiplication by minus one.

| lda  | #\$C5 | ;bit pattern | 11000101 |
|------|-------|--------------|----------|
| coma |       | ;result is   | 00111010 |

HCS08 Family Reference Manual, Rev. 2



#### 6.5.3.2 BIT Instruction

The BIT instruction ANDs each bit of A with the corresponding bit of the addressed memory operand (just like AND), but the result is not stored to the accumulator. The N and Z condition codes are set or cleared according to the results of the AND operation to allow conditional branches after the BIT instruction. If you load A with a mask value where each bit that is set in the mask corresponds to a bit in the memory operand to be tested, then execute a BIT instruction, the Z bit will be set if none of the tested bits were 1s.

```
lda SCI1S1 ;read SCI status register
bit #(mOR+mNF+mFE+mPF) ;mask of all error flags
bne sciError ;branch if any flags set
; A still contains undisturbed status register
sciError: ;here if any error flags
```

# 6.5.4 Shift and Rotate Instructions

All of the shift and rotate instructions operate on a 9-bit field consisting of an 8-bit value in A, X, or a memory location and the C bit in the CCR. Drawings are provided in the instruction descriptions to show where the C bit fits into the shift or rotate operation. The logical shift instructions are simple shifts which shift a zero into the first bit of the value and shift the last bit into the carry bit. The arithmetic shifts treat the value to be shifted as a signed two's complement number. An arithmetic shift left is like multiplying a value by 2 and an arithmetic shift right is like dividing the number by 2. The arithmetic shift right (ASR) instruction copies the original most significant bit (MSB) back into the MSB to preserve the sign of the operand. ASL and LSL are just two different mnemonics for the same instruction because there is no functional difference between the logical and arithmetic shifts to the left.

Table 6-6. Shift and Rotate Instructions

| Source<br>Form | Operation                      | Address<br>Mode | Object Code | Cycles | Cyc-by-Cyc<br>Details | Effect<br>on CCR |         |
|----------------|--------------------------------|-----------------|-------------|--------|-----------------------|------------------|---------|
|                |                                | Ā∑              |             | Q      | 2010110               | V 1 1 H          | INZC    |
| LSL opr8a      | Logical Shift Left             | DIR             | 38 dd       | 5      | rfwpp                 |                  |         |
| LSLA           | <b>←</b>                       | INH             | 48          | 1      | p                     |                  |         |
| LSLX           | C <del>-</del>                 | INH             | 58          | 1      | р                     | 111-             | _ 1 1 1 |
| LSL oprx8,X    | b7 b0                          | IX1             | 68 ff       | 5      | rfwpp                 | ' ' '            | ' ' '   |
| LSL ,X         |                                | IX              | 78          | 4      | rfwp                  |                  |         |
| LSL oprx8,SP   | (Same as ASL)                  | SP1             | 9E 68 ff    | 6      | prfwpp                |                  |         |
| LSR opr8a      | Logical Chift Bight            | DIR             | 34 dd       | 5      | rfwpp                 |                  |         |
| LSRA           | Logical Shift Right            | INH             | 44          | 1      | p                     |                  |         |
| LSR <i>X</i>   | <b>──</b>                      | INH             | 54          | 1      | р                     | 111-             | 0 1 1   |
| LSR oprx8,X    | 0                              | IX1             | 64 ff       | 5      | rfwpp                 |                  | - 0 + + |
| LSR ,X         | b7 b0                          | IX              | 74          | 4      | rfwp                  |                  |         |
| LSR oprx8,SP   |                                | SP1             | 9E 64 ff    | 6      | prfwpp                |                  |         |
| ASL opr8a      | Arithmetic Shift Left          | DIR             | 38 dd       | 5      | rfwpp                 |                  |         |
| ASLA           |                                | INH             | 48          | 1      | p                     |                  |         |
| ASLX           | C  <b>←</b>         <b>←</b> 0 | INH             | 58          | 1      | p                     | 111-             |         |
| ASL oprx8,X    | b7 b0                          | IX1             | 68 ff       | 5      | rfwpp                 |                  | _ + + + |
| ASL ,X         | 57                             | IX              | 78          | 4      | rfwp                  |                  |         |
| ASL oprx8,SP   | (Same as LSL)                  | SP1             | 9E 68 ff    | 6      | prfwpp                |                  |         |

HCS08 Family Reference Manual, Rev. 2



# Table 6-6. Shift and Rotate Instructions (Continued)

| Source<br>Form                                                     | Operation                              | Address<br>Mode                       | Object Code                                  | Cycles                     | Cyc-by-Cyc<br>Details                      | 1       | ect<br>CCR |
|--------------------------------------------------------------------|----------------------------------------|---------------------------------------|----------------------------------------------|----------------------------|--------------------------------------------|---------|------------|
| 101111                                                             |                                        | Ā∑                                    |                                              | G                          | Details                                    | V 1 1 H | INZC       |
| ASR opr8a<br>ASRA<br>ASRX<br>ASR oprx8,X<br>ASR ,X<br>ASR oprx8,SP | Arithmetic Shift Right  Discrete by bo | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37 dd<br>47<br>57<br>67 ff<br>77<br>9E 67 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp | ‡ 1 1 – | - t t t    |
| ROL opr8a<br>ROLA<br>ROLX<br>ROL oprx8,X<br>ROL ,X<br>ROL oprx8,SP | Rotate Left through Carry  C b7 b0     | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39 dd<br>49<br>59<br>69 ff<br>79<br>9E 69 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp | ‡ 1 1 – | - t t t    |
| ROR opr8a<br>RORA<br>RORX<br>ROR oprx8,X<br>ROR ,X<br>ROR oprx8,SP | Rotate Right through Carry  b7 b0      | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36 dd<br>46<br>56<br>66 ff<br>76<br>9E 66 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p p rfwpp rfwp prfwpp                | ‡ 1 1 — | - 1 1 1    |

Including the carry bit in the shifts and rotates allows extension of these operations to multibyte values. The following examples show a 24-bit value being shifted either right or left.

```
; 24-bit left shift
            clc
                                ;clear C bit
; initial condition sum24 = hhhh hhhh : mmmm mmmm : 1111 1111 : 0
            lsl
                 sum24+2 ;C to LSB of low byte
; now sum24 = hhhh hhhh : mmmm mmmm : C=1(7) : 1111 1110
            rol
                  sum24+1 ;rotate middle byte
; now sum24 = hhhh hhhh : C=m(7) : mmmm mmml : 1111 1110
            rol sum24 ;rotate high byte
; now sum24 = C=h(7) : hhhh hhhm : mmmm mmml : 1111 1110
; 24-bit right shift
            clc
                                ;clear C bit
; initial condition sum24 = 0: hhhh hhhh : mmmm mmmm : 1111 1111
            lsr sum24 ;C to MSB of high byte
; now sum24 = 0hhh hhhh : C=h(0) : mmmm mmmm : 1111 1111
            rol
                  sum24+1 ;rotate middle byte
; now sum24 = 0hhh hhhh : hmmm mmmm : C=m(0) : 1111 1110
            rol
                  sum24+2
                               ;rotate low byte
; now sum24 = 0hhh hhhm : hmmm mmmm : mlll llll : C=1(0)
```

Figure 6-5. Multibyte Shifts

HCS08 Family Reference Manual, Rev. 2



# 6.5.5 Jump, Branch, and Loop Control Instructions

The instructions in this group cause a change of flow which means that the CPU loads a new address into the program counter so program execution continues at a location other than the next memory location after the current instruction.

Jump instructions cause an unconditional change in the execution sequence to a new location in a program. Branch and loop control instructions cause a conditional change in the execution sequence. Branch and loop control instructions use relative addressing mode to conditionally branch to a location that is relative to the location of the branch. Processor status indicators in the CCR control whether a conditional branch or loop control instruction will branch to a new address or simply continue to the next instruction in the program. BRA is a special case because the branch *always* occurs and BRN is special because the branch is *never* taken (this is functionally equivalent to a 2-byte, 3-cycle NOP). BIL and BIH are special because they use the state of the IRQ pin rather than the condition of a bit(s) in the CCR to decide whether to branch.

Table 6-7. Jump and Branch Instructions

| Source<br>Form                                                   | Operation                                                            | Address<br>Mode                | Object Code                                  | Cycles                | Cyc-by-Cyc<br>Details    | Eff<br>on ( | ect<br>CCR |
|------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------|----------------------------------------------|-----------------------|--------------------------|-------------|------------|
| 1 01                                                             |                                                                      | Ā∑                             |                                              | G                     | Details                  | V 1 1 H     | INZC       |
| JMP opr8a<br>JMP opr16a<br>JMP oprx16,X<br>JMP oprx8,X<br>JMP ,X | Jump<br>PC ← Jump Address                                            | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC dd<br>CC hh ll<br>DC ee ff<br>EC ff<br>FC | 3<br>4<br>4<br>3<br>3 | ppp<br>ppp<br>ppp<br>ppp | - 1 1 -     |            |
| BRA rel                                                          | Branch Always (if I = 1)                                             | REL                            | 20 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BRN rel                                                          | Branch Never (if I = 0)                                              | REL                            | 21 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BEQ rel                                                          | Branch if Equal (if Z = 1)                                           | REL                            | 27 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BNE rel                                                          | Branch if Not Equal (if Z = 0)                                       | REL                            | 26 rr                                        | 3                     | ppp                      | -11-        |            |
| BCC rel                                                          | Branch if Carry Bit Clear<br>(if C = 0)                              | REL                            | 24 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BCS rel                                                          | Branch if Carry Bit Set (if C = 1) (Same as BLO)                     | REL                            | 25 rr                                        | 3                     | ppp                      | -11-        |            |
| BPL rel                                                          | Branch if Plus (if N = 0)                                            | REL                            | 2A rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BMI rel                                                          | Branch if Minus (if N = 1)                                           | REL                            | 2B rr                                        | 3                     | ppp                      | -11-        |            |
| BIL rel                                                          | Branch if IRQ Pin Low (if IRQ pin = 0)                               | REL                            | 2E rr                                        | 3                     | ppp                      | -11-        |            |
| BIH rel                                                          | Branch if IRQ Pin High (if IRQ pin = 1)                              | REL                            | 2F rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BMC rel                                                          | Branch if Interrupt Mask Clear (if I = 0)                            | REL                            | 2C rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BMS rel                                                          | Branch if Interrupt Mask Set (if I = 1)                              | REL                            | 2D rr                                        | 3                     | ppp                      | -11-        |            |
| BHCC rel                                                         | Branch if Half Carry Bit Clear (if H = 0)                            | REL                            | 28 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BHCS rel                                                         | Branch if Half Carry Bit Set (if H = 1)                              | REL                            | 29 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BLT rel                                                          | Branch if Less Than (if N ⊕ V = 1) (Signed)                          | REL                            | 91 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BLE rel                                                          | Branch if Less Than or Equal To (if Z I (N $\oplus$ V) = 1) (Signed) | REL                            | 93 rr                                        | 3                     | ppp                      | - 1 1 -     |            |
| BGE rel                                                          | Branch if Greater Than or Equal To (if $N \oplus V = 0$ ) (Signed)   | REL                            | 90 rr                                        | 3                     | ppp                      | - 1 1 -     |            |

HCS08 Family Reference Manual, Rev. 2



Table 6-7. Jump and Branch Instructions (Continued)

| Source<br>Form | Operation                                                       | Address<br>Mode | Object Code | Cycles | Cyc-by-Cyc<br>Details | Eff<br>on C | ect<br>CCR |
|----------------|-----------------------------------------------------------------|-----------------|-------------|--------|-----------------------|-------------|------------|
| 10             |                                                                 | ΑĀ              |             | G      | Detaile               | V 1 1 H     | INZC       |
| BGT rel        | Branch if Greater Than (if $Z \mid (N \oplus V) = 0$ ) (Signed) | REL             | 92 rr       | 3      | ppp                   | - 1 1 -     |            |
| BLO rel        | Branch if Lower (if C = 1) (Same as BCS)                        | REL             | 25 rr       | 3      | ppp                   | - 1 1 -     |            |
| BLS rel        | Branch if Lower or Same (if C I Z = 1)                          | REL             | 23 rr       | 3      | ppp                   | - 1 1 -     |            |
| BHS rel        | Branch if Higher or Same (if C = 0) (Same as BCC)               | REL             | 24 rr       | 3      | ppp                   | - 1 1 -     |            |
| BHI rel        | Branch if Higher (if C I Z = 0)                                 | REL             | 22 rr       | 3      | ppp                   | - 1 1 -     |            |

# 6.5.5.1 Unconditional Jump and Branch

Jump (JMP), branch always (BRA), and branch never (BRN) are unconditional and do not depend on the state of any CCR bits. Jump may be used to go to any memory location in the 64-Kbyte address space while branch instructions are limited to destinations within –128 to +127 locations from the address immediately after the branch offset byte.

The following example illustrates the use of a JMP instruction to extend the range of a conditional branch. For every conditional branch instruction there is another branch that uses the opposite condition. For example the opposite of a branch if equal (BEQ) instruction is the branch if not equal (BNE) instruction. Suppose you wrote the instruction:

| ;more than 128 locs away |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 7 | У | У | 7 | a: | ı a | W | aı | ć |  |  |  | 3 | 3 | 3 |
|--------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|---|---|---|----|-----|---|----|---|--|--|--|---|---|---|
|--------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|---|---|---|----|-----|---|----|---|--|--|--|---|---|---|

and the assembler flagged an error because farAway was more than 128 locations away. You can replace the BEQ with a BNE that branches around a jump instruction like this:

|          | bne | aroundJ | ;skip if NOT eq |
|----------|-----|---------|-----------------|
|          | jmp | farAway | ;jump if equal  |
| aroundJ: |     |         | ;here if not eq |

# 6.5.5.2 Simple Branches

The simple branches only depend on the state of a single condition (a CCR bit or the IRQ pin state).

**Table 6-8. Simple Branch Summary** 

| Branch Condition | Branch if True | Branch if False |
|------------------|----------------|-----------------|
| Z                | BEQ            | BNE             |
| С                | BCS            | BCC             |
| N                | ВМІ            | BPL             |
| IRQ pin          | BIH            | BIL             |
| I                | BMS            | ВМС             |
| Н                | BHCS           | внсс            |

HCS08 Family Reference Manual, Rev. 2